# **Project 1: Go Board - Your First Project**

Video: <a href="https://youtu.be/l eo21vHxw0">https://youtu.be/l eo21vHxw0</a>

Link: <a href="https://nandland.com/project-1-your-first-go-board-project/">https://nandland.com/project-1-your-first-go-board-project/</a>

### Make an LED blink when you press a Button

At this point – my patient reader – you have got the Go Board, you installed all of the necessary programs, let's just quickly review what you should have complete at this point.

I also created a YouTube video for this project, should you prefer to follow along with that.

- 1. Installed iCEcube2 software
- 2. Installed Programmer Standalone

Now it's time to get cracking! The first project that we are going to do is going to be as simple as possible. All we are going to do is program the FPGA to perform one task:

When a button is pushed, one of the LEDs should light up.

This is a perfect project to do first, because it will take us through the entire build flow:

from coding the VHDL or Verilog, to building the FPGA bitstream, to programming the Go Board.

This tutorial will walk you through everything you need to know. Note that this project is 90% the same should you be learning VHDL or Verilog, so I lumped both into the same lesson. The Go Board tutorials build on eachother, so it's important to do them in order and remember what you learned! Let's get started!



The first thing you are going to do is to create your VHDL or Verilog code that tells the FPGA what to do. Again, we are going to be creating code that tells the FPGA to light up one of the four LEDs when a particular switch is pushed.

The image to the right shows what this looks like. When Switch 1 (SW1) is pushed down on the Go Board, we want D1 to light up. When the button SW1 is released, D1 should turn off. This is a simple FPGA design, but going through the code and the build process will get you comfortable with everything before we get to more complicated designs.

## **Project Design**

No matter which language you decide to use, you should give the project some thought before you begin. As shown in the image above, you have eight signals to deal with:

#### Four of the signals are inputs and four others are outputs.

The inputs are your switches, the outputs are your LEDs. How can you design code such that when a button

is pushed, an LED is illuminated? Give it some thought, try to write the code on your own. The answers for both Verilog and VHDL are shown below.

# Verilog Code - Switches\_To\_LEDs.v:

```
1module Switches To LEDs
     (input i_Switch_1,
 3
     input i_Switch_2,
     input i_Switch_3,
 5
     input i_Switch_4,
 6
    output o_LED_1,
     output o_LED_2,
8
     output o_LED_3,
9
     output o LED 4);
10
11assign o_LED_1 = i_Switch_1;
12assign o_LED_2 = i_Switch_2;
13assign o_LED_3 = i_Switch_3;
14assign o LED 4 = i Switch 4;
15
16endmodule
```

```
Switches To LEDs
1 module
                                 -- module and
                                                 name of module
2
     (input i Switch 1,
                                 -- ( input ...
3
      input i Switch 2,
                                      input ...
      input i Switch 3,
                                      input ...
      input i Switch 4,
5
                                      input ...
6
7
      output o_LED_1,
                                      output
8
      output o LED 2,
                                      output
9
      output o LED 3,
                                      output
10
      output o LED 4);
                                      output
                                                    ; )
11
12assign o LED 1 = i Switch 1; -- connect signal
13assign o LED 2 = i Switch 2;
                                      connect signal
14assign o LED 3 = i Switch 3; --
                                     connect signal ;
15assign o LED 4 = i Switch 4; --
                                     connect signal
```

endmodule

endmodule

Let's talk about the Verilog code above.

The first keyword you encounter is **module**.

Modules are the blocks of code that perform some functionality. Modules can contain all of the code you need, such as the code above, or they can instantiate other modules.

More complicated designs will create levels of hierarchy by having many modules.

On the module, you must define the interfaces, which consist of **inputs** and **outputs**.

In this case, we are creating four inputs and four outputs. You can think of these inputs and outputs of being either a 0 or 1 in binary. The inputs and outputs are going to be connected to specific pins on the Go Board. This connection is done later (and is not part of the Verilog code).

The last keyword introduced in this first project is **assign**.

Assign is used to connect two signals together.

There are some rules about this keyword, but for now I'll just tell you that it must be used outside an **always block**.

**Always blocks** are for a later project, so don't worry about them for now. Once all of the output signals are assigned to the input signals, we have successfully connected all LED outputs to the Switch inputs.

### Now when i Switch 1 goes high (to a binary 1) o LED 1 will also go high.

Conversely when i\_Switch\_1 goes low (to binary 0) o\_LED\_1 will also go low. You are literally tying the two of them together in your FPGA.

There will actually be a physical connection inside the FPGA between these two pins.

Neat huh?! You need to remember that the code you are writing is designing a physical circuit inside the FPGA. This particular circuit is pretty simple, but it's still a circuit!

## VHDL Code - Switches\_To\_LEDs.vhd:

```
1library ieee;
 2use ieee.std logic 1164.all;
 4entity Switches_To_LEDs is
 5
    port (
 6
      -- Push-Button Switches:
      i Switch 1 : in std logic;
8
      i Switch 2 : in std logic;
9
      i Switch 3 : in std logic;
10
      i Switch 4 : in std logic;
11
12
      -- LED Pins:
13
      o LED 1 : out std logic;
14
      o LED 2 : out std logic;
15
      o_LED_3 : out std_logic;
16
      o LED 4 : out std logic
17
18end entity Switches To LEDs;
```

20architecture RTL of 21Switches To LEDs is

```
22begin
24  o_LED_2 <= i_Switch_2;</pre>
25  o_LED_3 <= i_Switch_3;</pre>
27
 end RTL;
1 library ieee;
                                 libraries needed
2 use ieee.std logic 1164.all;
3
4 entity Switches To LEDs is
                              -- entity xxxxxxxx is
5
   port (
                               -- port ( -- define the IO ports
6
     -- Push-Button Switches: -- first the Push-Buttons
7
     i Switch 1 : in std logic; --
                                   name : in std logic;
8
     i Switch 2 : in std logic;
                               --
                                    name : in std logic;
     i Switch 3 : in std logic; --
9
                                    name :
                                            in std logic;
10
     i Switch 4 : in std logic; --
                                    name : in std logic;
11
12
     -- LED Pins:
                              -- then the LED Pins
13
   o LED 1 : out std logic;
                                    name : out std logic;
14
    o LED 2 : out std logic;
                              -- name : out std logic;
15
    o LED 3 : out std logic;
                              --
                                   name : out std logic;
     o LED 4 : out std logic -- name : out std logic (no ;)
16
                              -- to end definitions -- ) and ;
17
     );
18end entity Switches To LEDs; -- end entity xxxxxxxx ;
19
20
      -- now the architecture, the connections are defined
21architecture RTL of Switches To LEDs is -- architecture xx of yyyy is
22begin
                                       -- begin the definitions
23 o LED 1 <= i Switch 1; -- o LED 1 <= (connected to) i Switch 1
                             -- o LED 2 <= (connected to) i_Switch_2
24 o LED 2 <= i Switch 2;
```

```
25 o_LED_3 <= i_Switch_3; -- o_LED_3 <= (connected to) i_Switch_3
26 o_LED_4 <= i_Switch_4; -- o_LED_4 <= (connected to) i_Switch_4
27
end RTL; -- end of the xx architecture</pre>
```

Let's talk about the VHDL code above.

Perhaps the first thing you might notice if you compare the Verilog code to the VHDL code is that the VHDL code is a bit longer. This is a common theme.

VHDL generally takes more typing to accomplish the same task.

The first two lines of this code tell the tools about which libraries and packages you are using in your code. Take it for granted that these two lines will likely be in every single piece of VHDL you ever write. For now, don't worry about what they're actually doing, just put them there.

The next keyword you encounter is **entity**.

The **entity** of a design can be thought of as the interface to the outside world.

Entity and architecture are the two VHDL keywords that define the functionality of some block of code.

Together, an entity and architecture make up some piece of functionality in your FPGA design.

A single entity/architecture combination can contain all of the code you need, such as the code above, or they can instantiate other entities.

More complicated designs will create levels of hierarchy by having many entity/architectures.

Next, you need to specify any signals that are on this interface after using the port keyword.

Once you give the signals a name (e.g. i Switch 1), you need to specify the direction: in, out, or inout

(used rarely).

After that, give your signals a type. **std\_logic** is the most prevalent type in VHDL and can be thought of as a bit containing 0 or 1 (though it can actually have more values than just that as we will see later).

These inputs and outputs are going to be connected to specific pins on the Go Board.

This connection is done later (and is not part of the VHDL code).

After the architecture, you need to use the <= assignment symbol.

An assignment is used to connect two signals together.

Note that if you try to just use a normal assignment like = as used in C, you'll get a tool error.

Once all of the output signals are assigned to the input signals, we have successfully connected all LED outputs to the Switch inputs.

Now when i\_Switch\_1 goes high (to a binary 1) o\_LED\_1 will also go high. Conversely when i\_Switch\_1 goes low (to binary 0) o\_LED\_1 will also go low. You are literally tying the two of them together in your FPGA. There will actually be a physical connection inside the FPGA between these two pins. Neat huh?! You need to remember that the code you are writing is designing a physical circuit inside the FPGA. This particular circuit is pretty simple, but it's still a circuit!

# **Building your FPGA design**

Once you have the coding done, it's time to build the design!

Open iCEcube. Click File then New Project.

You will be greeted with an intimidating window asking for a bunch of specific information about your FPGA board.

### I'll be nice and tell you how to set those values:



**Go Board Project Settings** 



These are the settings that you will be using for every single Go Board project, so keep that in mind. Click Next when you're done here.

This next dialog box prompts you to add the Verilog or VHDL source file that you created previously. You can do that now. Or alternatively you can skip this step by clicking Finish.

Instead you can expand **Synthesis Tool** and right click on **Design Files** to add your file to your project. The Verilog or VHDL that you add is used for **Synthesis**.

## What is Synthesis?

It's probably worth taking a minute to discuss the first phase of your FPGA build process. The iCEcube2 tool takes the code that you wrote and goes through a process called *synthesis*. Synthesis converts the VHDL or Verilog code into physical elements that are available on your particular FPGA. An FPGA has dedicated pieces of logic on it.

It has wires, it has Look-Up Tables, it has Registers, and it has some Memory.

It can have other things, but these are by far the most targeted elements during synthesis. It's OK if you aren't comfortable with each of these right now, we'll talk about them each individually. Since this design is very simple, it will use very little of your FPGA resources in the synthesis process, just a few wires to route signals.

After the design is done with Synthesis, it goes to **Place and Route** (P&R).

### What is Place and Route?

Place and Route is the second phase of the FPGA build process.

**Synthesis** converts the code to physical components available to your FPGA.

Place and Route takes those components and places them on your FPGA.

You can think of an FPGA as a large grid of these components. Place and Route will assign which component gets used where.

It is a particularly important step of the FPGA build process for designs that use clocks. This particular design does not require the use of a clock, so Place and Route is not as important.

We will see in future projects how clocks play a pivitol role in FPGAs, and you'll understand more about Place and Route then.

One very important thing that Place and Route does is it assigns the signals at the top level of your FPGA design to physical pins on the device.

You need to tell the tools how to map each signal in your design to a physical pin on the device! This is a very important step and if you do not tell Place and Route how to assign the pins, it will just choose them on its own and it will be wrong. Does i\_Switch\_1 go on Pin 1 or Pin 100?

This gets set in a *Constraints File*. Again, I'll be nice and give you the constraints file needed for the Go Board. This provides the mapping for all of your pins on the projects that we will encounter. You'll notice in the constraint file that there's more signals than we created in the code above. That's OK, we'll use those extra signals eventually.

## Ding Ding Ding! Come and get your Constraint File!

Here's a link to the <u>Go\_Board\_Constraints.pcf</u>. Save this file in your project directory and add it to your project in iCEcube. This is done under **P&R Flow** then expand **Add P&R Files** then add it under **Constraint Files**. (see the contents of the constraints file as well at the end of this project.)

## Building the FPGA Bitstream File

We're getting close, I promise.

Everything is set. You created your project. The code has been added to your project. The constraints have been added.

Now it's time to build the bitstream!

This is the file that is used by your FPGA to program itself.

Click **Tool** then **Run All**. This should go through the entire build process, from **Synthesis**, through **Place & Route**, to generating your **bitstream file**.

(Just a note here, you'll see Bitmap in iCEcube2, Bitmap is the program that creates the bitstream).

You should see some nice green check marks appear. Take a minute to look at the Output from the build process, the tools give you some neat information about what's happening behind the scenes.

## **Programming the FPGA**

Open the Programmer Standalone tool. You should be greeted with this screen.



**Programmer Standalone First Screen** 

Now, the way the Go Board works is that there is an integrated circuit that turns the USB connection to an SPI interface, which is used to program a Flash chip that's installed on the Go Board.

#### The purpose of using Programmer Standalone is to load this Flash over the USB.

Once the flash has been loaded, the FPGA will boot up from the flash and you'll see the fruits of your labor! Since you're going to a SPI Interface, the Programmer will be unable to detect the FPGA. That's OK, you will need to tell the Programmer about what FPGA you do have on the Go Board.

Select **Device Family** and **Device** as shown in the figure below.



#### **Programmer First Screen**

Now double click under **Operation** and next to **Access Mode** select SPI Flash Programming.

That will bring up the picture as shown below. You will need to select your programming bitstream that you built.

This is located in your iCEcube2 project directory /sbt/outputs/bitmap/.

Make sure to select **Family** and **Vendor** as shown in the figure below.



**Go Board SPI Flash Settings** 

Now click **Design** and select **Program**.

If everything was done correctly, you should see **Operation Successful**.

This means that your SPI Flash has been programmed and your FPGA is running!

Try pushing a button! LEDs blink! Congratulations, you've built your first FPGA project!

Once you set this up, you should save your Programmer settings so that you only need to go through this once!



**Board Project 1 Completion!** 

For the next project, we will learn about a fundamental FPGA component: Look-Up Tables

```
# iCEcube PCF
# Version:
                   2014.12.27052
# File Generated: Apr 27 2015 09:46:33
# Family & Device: iCE40HX1K
                   VQ100
# Package:
### Main FPGA Clock
set io i Clk
                     15
### LED Pins:
                   56
57
set io o LED 1
set io o LED 2
set_io o_LED_3
set io o LED 4
set io o LED 4
## Push-Button Switches
set io i Switch 1 53
set_io i_Switch_2
set_io i_Switch_3
set_io i_Switch_4
                    52
### 7 Segment Outputs
set_io o_Segment1_A
                     3
set_io o_Segment1_B
                     4
set_io o_Segment1_C
                    93
set_io o_Segment1 D 91
set_io o_Segment1_E
                    90
                  1
2
set_io o_Segment1_F
set_io o_Segment1_G
set io o Segment2 A
                    100
                   99
set_io o_Segment2_B
set_io o_Segment2_C
                    97
set_io o_Segment2_D
                    95
                    94
set_io o_Segment2_E
set_io o_Segment2_F
set_io o_Segment2_G
                     8
                     96
## UART Outputs
set io i UART RX
                    73
set_io o_UART_TX
                     74
## VGA Outputs
set_io o_VGA_HSync
                     26
set_io o_VGA_VSync
                     27
set_io o_VGA_Red_0
                     36
set_io o_VGA_Red_1
                     37
set_io o_VGA_Red_1
set_io o_VGA_Red_2
                    40
set_io o_VGA_Grn_0
                     29
set_io o_VGA_Grn_1
                     30
set_io o_VGA_Grn_2
                     33
                     28
set_io o_VGA_Blu_0
                    41
set_io o_VGA_Blu_1
set_io o_VGA_Blu_2
                     42
## PMOD Signals
set io io PMOD 1
                    65
                    64
set io io PMOD 2
set_io io_PMOD 3
                    63
set_io io_PMOD 4
                    62
                    78
set io io PMOD 7
                    79
set io io PMOD 8
set io io PMOD 9
                    80
set io io PMOD 10
                    81
```

By just changing the constraints file and the VHDL, the 4 Push Buttons and the 4 LEDs can be used with external hardware, to test the PMOD Interface

```
# iCEcube PCF
                   2014.12.27052
# Family & Device: iCE40HX1K
# Package:
# Version:
### Main FPGA Clock
set_io i_Clk
                     15
### LED Pins:
                   56
set io o LED 1
set_io o_LED 2
                    57
set_io o_LED 3
                    59
set_io o_LED_4
## Push-Button Switches
set_io i_Switch_1 53
set_io i_Switch_2
                    51
set_io i_Switch_3
set_io i_Switch_4
                    54
                    52
### 7 Segment Outputs
                     3
set io o Segment1 A
set_io o_Segment1_B
                     4
set_io o_Segment1_C
                     93
set_io o_Segment1_D
                    91
set_io o_Segment1_E
                    90
                   1
2
set_io o_Segment1_F
set io o Segment1 G
                   100
set io o Segment2 A
                   99
set_io o_Segment2_B
                    97
set_io o_Segment2_C
                    95
set_io o_Segment2_D
                    94
set_io o_Segment2_E
set_io o_Segment2_F
                     8
set_io o_Segment2_G
                     96
## UART Outputs
set io i UART RX
                    73
set io o UART TX
                     74
## VGA Outputs
set io o VGA HSync
                     26
set io o VGA VSync
                     27
set io o VGA Red 0
set io o VGA Red 1
set io o VGA Red 2
set io o VGA Grn 0
                    29
set io o VGA Grn 1
set_io o_VGA Grn 2
                    33
set io o VGA Blu 0
                    28
set_io o_VGA_Blu_1
                    41
set_io o_VGA_Blu_2
                    42
## PMOD Signals
               65 ## i_Switch_1
64 ## i_Switch_2
63 ## i_Switch_3
62 ## i_Switch_4
78 ## o_LED_1
79 ## o_LED_2
80 ## o_LED_3
set io io PMOD 1
set io io PMOD 2
set io io PMOD 3
set_io io_PMOD_4
set io io PMOD 7
set io io PMOD 8
set_io io PMOD 9
set_io io_PMOD 10
                    81 ## o LED 4
```

```
library ieee;
use ieee.std_logic_1164.all;
entity Switches To LEDs is
 port (
   -- Push-Button Switches:
   i_Switch_1 : in std_logic;
   i Switch 2 : in std logic;
   i_Switch_3 : in std_logic;
   i Switch 4 : in std logic;
   -- LED Pins:
   o LED 1 : out std logic;
   o LED 2 : out std logic;
   o LED 3 : out std logic;
   o_LED_4 : out std_logic
   );
end entity Switches To LEDs;
architecture RTL of Switches_To_LEDs is
 o_LED_1 <= i_Switch_1;</pre>
 o_LED_2 <= i_Switch_2;
 o_LED_3 <= i_Switch_3;</pre>
 o_LED_4 <= i_Switch_4;</pre>
end RTL;
 --Changed to this file to use the PMOD Interface
library ieee;
use ieee.std logic 1164.all;
entity Switches To LEDs is
  port (
    -- Push-Button Switches:
    io PMOD 1 : in std logic; -- switch 1
    io_PMOD_2 : in std_logic; -- switch 2
    io PMOD 3 : in std logic; -- switch 3
    io PMOD 4 : in std logic;
                                  -- switch 4
    -- LED Pins:
    io PMOD 7 : out std logic;
                                      -- LED 1
    io PMOD 8 : out std logic;
                                      -- LED 2
    io PMOD 9 : out std logic;
                                      -- LED 3
    io PMOD 10 : out std logic
                                      -- LED 4
    );
end entity Switches To LEDs;
architecture RTL of Switches To LEDs is
begin
  io PMOD 7 <= io PMOD 1;
  io PMOD 8 <= io PMOD 2;
  io PMOD 9 <= io PMOD 3;
  io PMOD 10 <= io PMOD 4;
end RTL;
```